ChipFind - документация

Электронный компонент: ST19SF04

Скачать:  PDF   ZIP
1/2
DATA BRIEFING
This is Brief Data from STMicroelectronics. Details are subject to change without notice. For complete data, please contact
your nearest Sales Office or SmartCard Products Divison, Rousset, France. Fax: (+33) 4 42 25 87 29
ST19SF04
Smartcard MCU
With 4 KBytes of EEPROM
s
ENHANCED 8 BIT CPU WITH EXTENDED
ADDRESSING MODES
s
32 K BYTES OF USER ROM WITH
PARTITIONING
s
SYSTEM ROM
s
960 BYTES OF USER RAM WITH PARTITIONI
NG
s
4 K BYTES OF USER EEPROM WITH
PARTITIONING
Highly reliable CMOS EEPROM submicron
technology
10 years data retention
100,000 Erase/Write cycles endurance
Separate Write and Erase cycles for fast "1"
programming
1 to 32 bytes Erase or Program
s
SECURITY FIREWALLS FOR MEMORIES
s
VERY HIGH SECURITY FEATURES
INCLUDING EEPROM FLASH PROGRAM
s
8 BIT TIMER WITH INTERRUPT CAPABILITY
s
2 SERIAL ACCESS, ISO 7816-3 COMPATIBLE
s
3V
10% or 5V
10% SUPPLY VOLTAGE
s
POWER SAVING STANDBY MODE
s
CONTACT ASSIGNMENT COMPATIBLE ISO
7816-2
s
ESD PROTECTION GREATER THAN 5000V
4
4
4
4
Micromodule (D3)
Wafer
May 2000
ST19SF04
2/2
HARDWARE DESCRIPTION
The ST19SF04, a member of the ST19 device
family, is a serial access microcontroller especially
designed for very large volume and cost competi-
tive secure portable objects.
The ST19SF04 is based on a STMicroelectronics
8 bit CPU core including on-chip memories: 960
Bytes of RAM, 32 K Bytes of USER ROM and 4 K
Bytes of EEPROM.
RAM, ROM and EEPROM memories can be con-
figured into partitions. Access rules from any
memory partition to another partition are setup by
the user defined Memory Access Control Logic.
It is manufactured using the highly reliable ST
technology.
As all other ST19 family members, it is fully com-
patible with the ISO standards for Smartcard appli-
cations.
SOFTWARE DESCRIPTION
Software development and firmware (ROM code/
options) generation are completed by the ST16-19
HDSE development system.
Figure 1. Block Diagram
SCP 101b/DS
INTERNAL BUS
RESET
SERIAL
I/O
INTER-
FACE
8 BIT
CPU
8 BIT
TIMER
CLOCK
GENERA-
TOR
MODULE
UNPRE-
DICTABLE
NUMBER
GENERATOR
RAM
EEPROM
USER
ROM
SYSTEM ROM
FIREWALL
MEMORY ACCESS FIREWALL
CLK
I/O
GND
Vcc
SYSTEM ROM
SECURITY
ADMINISTRATOR
4 K
BYTES
960
BYTES
32 K
BYTES